Netra CP2140 Technical Reference and Installation Manual
816-4908-10
Contents |
Safety Agency Compliance Statements
Regulatory Compliance Statements
Accessing Sun Documentation Online
1.1 Netra CP2140 Board System Configuration
1.2 Features of Netra CP2140 Board CompactPCI Host Board
1.4 Front Panel I/O Connectors and Indicators
1.6 Determining Netra CP2140 Board Identification Numbers
1.6.1 Netra CP2140 Board Assembly Identification
1.6.2 Determining Firmware Versions
1.6.3 Determining Software Version
1.7 Technical Support and Warranty
2.3.2 Viewing Web Pages and Reading Documents
2.3.4 Getting the Latest OpenBoot PROM Version
2.3.5 Completing Space, Network, and Environmental Planning
2.3.6 Determine Local Network IP Addresses and Host Names
2.5 Installation Procedure Summary
2.6 Materials and Tools Required
2.7 Configuring the Netra CP2140 Board Hardware
2.7.1 Installing Memory Modules
2.8 Configuring Transition Card Hardware
2.8.1 Installing PIM Assemblies
2.8.2 Replacing the Serial EEPROM
2.9 Installing the XCP2040-TRN I/O Transition Card
2.10 Installing the Netra CP2140 Board
2.11 Connecting Cables to the Netra CP2140 Board
2.11.1 Powering on Your System With External SCSI Peripherals
2.12 Hot-Swapping the Netra CP2140 Board
2.13 Connecting Devices to a XCP2040-TRN I/O Transition Card
2.13.1 Adding CompactPCI Cards and Drivers to a Netra CP2140 Board System
2.13.1.1 To Install a CompactPCI Card
2.13.1.2 To Verify That the Board is Recognized by the System
2.13.1.3 To Obtain Additional Assistance
2.13.2 Backplane and Cardcage Considerations
2.14 Initial Power-On and Firmware Update
3. Netra CP2140 Board Specifications
3.1 Board Features and Specifications
3.1.3 PCI Mezzanine Module (PMC) Interface
3.1.3.1 Estimated Power Requirements
3.1.5 Environmental Specifications
3.1.6 Reliability and Availability
5.1.1 UltraSPARC IIi Processor
5.1.3.1 System (Boot) Flash Memory
5.3.2 PCIO-2 A and PCIO-2 B Devices and EBus Paths
5.3.6 System Management Controller
5.5.2 Early Power and IPMI Power
5.7 Programmable Logic Device (PLD)/Arbiter
6.1.4 Example of a show-devs Device Tree
6.1.5 Example of devalias Command
6.2.1 Firmware CORE NVRAM Variables
6.2.2 Firmware CORE Execution Control
6.2.3 OpenBoot PROM Configuration Variables
6.6 Determining Firmware Version
6.6.2 If Running Solaris Software
6.7 OpenBoot PROM Flash Update
6.7.0.1 Accessing SMC Config Block
6.7.0.2 Using Flash Update Commands
6.7.0.3 Field CORE/OpenBoot PROM Firmware Upgrade
6.7.0.4 Sequence to Boot Up the Correct OpenBoot PROM Image
6.8 Host-to-Host Communication
6.8.4 Generating an Event From SPARC to Send to Another SPARC
6.10.1 Setting Diagnostic Levels
6.10.3 Comprehensive POST (CPOST)
6.10.5 OpenBoot PROM Onboard Diagnostics
A. Connector Pinouts and Switch Settings
A.1.1 Mini Din 8-Pin Connector
A.2 Memory Module Connector Pinout
A.3 SMC Switch Settings for HA and Non-HA Systems
A.4 SCSI and Flash Switch Settings
A.4.1 Flash Device Selection Switches
Copyright © 2002, Sun Microsystems, Inc. All rights reserved.